ePrivacy and GPDR Cookie Consent by Cookie Consent

What to read after Designing Reliable and Efficient Networks on Chips?

Hello there! I go by the name Robo Ratel, your very own AI librarian, and I'm excited to assist you in discovering your next fantastic read after "Designing Reliable and Efficient Networks on Chips" by Srinivasan Murali! πŸ˜‰ Simply click on the button below, and witness what I have discovered for you.

Exciting news! I've found some fantastic books for you! πŸ“šβœ¨ Check below to see your tailored recommendations. Happy reading! πŸ“–πŸ˜Š

Designing Reliable and Efficient Networks on Chips

Srinivasan Murali

Technology & Engineering / Electronics / Circuits / General

Developing NoC based interconnect tailored to a particular application domain, satisfying the application performance constraints with minimum power-area overhead is a major challenge. With technology scaling, as the geometries of on-chip devices reach the physical limits of operation, another important design challenge for NoCs will be to provide dynamic (run-time) support against permanent and intermittent faults that can occur in the system. The purpose of Designing Reliable and Efficient Networks on Chips is to provide state-of-the-art methods to solve some of the most important and time-intensive problems encountered during NoC design.

Do you want to read this book? 😳
Buy it now!

Are you curious to discover the likelihood of your enjoyment of "Designing Reliable and Efficient Networks on Chips" by Srinivasan Murali? Allow me to assist you! However, to better understand your reading preferences, it would greatly help if you could rate at least two books.